# Intro. to Computer Architecture

## Daniel Page

Department of Computer Science, University Of Bristol, Merchant Venturers Building, Woodland Road, Bristol, BS8 1UB. UK. (csdsp@bristol.ac.uk)

January 9, 2018

Keep in mind there are *two* PDFs available (of which this is the latter):

- 1. a PDF of examinable material used as lecture slides, and
- 2. a PDF of non-examinable, extra material:
  - the associated notes page may be pre-populated with extra, written explaination of material covered in lecture(s), plus
  - anything with a "grey'ed out" header/footer represents extra material which is useful and/or interesting but out of scope (and hence not covered).

| Notes: | ] |
|--------|---|
| Notes: |   |

## ► Recap:

#### Definition

A (deterministic) Finite State Machine (FSM) is a tuple

$$C = (S, s, A, \Sigma, \Gamma, \delta, \omega)$$

#### including

- 1. S, a finite set of **states** that includes a **start state**  $s \in S$ ,
- 2.  $A \subseteq S$ , a finite set of **accepting states**,
- 3. an **input alphabet**  $\Sigma$  and an **output alphabet**  $\Gamma$ ,
- 4. a transition function

$$\delta: S \times \Sigma \to S$$

5. an output function

 $\omega:S\to\Gamma$ 

in the case of a Moore FSM, or

$$\omega:S\times\Sigma\to\Gamma$$

in the case of a Mealy FSM,

noting an **empty** input denoted  $\epsilon$  allows a transition that can *always* occur.



## FSMs in Hardware (1)



- Note that
- 1. the state is retained in a register (i.e., a group of latches, resp. flip-flops), 2.  $\delta$  and  $\omega$  are simply combinatorial logic, 3. within the current clock cycle

- 3.1  $\omega$  computes the output from the current state and input, and
- 3.2  $\delta$  computes the next state from the current state and input,
- 4. the next state is latched by an appropriate feature (i.e., level, resp. edge) in the clock

i.e., this is a framework for a computer we can build!

|   | Notes: |   |
|---|--------|---|
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
| _ |        | - |
|   |        |   |

## FSMs in Hardware (2)



#### ▶ Note that

- 1. the state is retained in a register (i.e., a group of latches, resp. flip-flops),
- 2.  $\delta$  and  $\omega$  are simply combinatorial logic,
- 3. within the current clock cycle
- 3.1  $\,\omega$  computes the output from the current state and input, and
- 3.2  $\delta$  computes the next state from the current state and input,
- 4. the next state is latched by an appropriate feature (i.e., level, resp. edge) in the clock

i.e., this is a framework for a *computer* we can *build*!

© Daniel Page (csdsp@bristol.ac.uk) Intro. to Computer Architecture

it # 3b6f641 @ 2018-01-09

University of BRISTOL

## FSMs in Hardware (3)





## FSMs in Hardware (4)



FSMs in Hardware (5)



- ► This *should* sound familar:
  - ▶  $2^n$  states, labelled  $S_0$  through  $S_{2^n-1}$ ; state  $S_i$  represented as (unsigned) n-bit integer i, the start state is  $s = S_0$  and there are no accepting states (so  $A = \emptyset$ ),

  - the  $\delta$  function is

$$Q' \leftarrow \delta(Q, rst) = \left\{ \begin{array}{ll} Q+1 \pmod{2^n} & \text{if } rst = 0 \\ 0 & \text{if } rst = 1 \end{array} \right.$$

• the  $\omega$  function is  $r \leftarrow \omega(Q) = Q$ .

| ч | w   |                          |  |
|---|-----|--------------------------|--|
| 2 | ×   | University of<br>BRISTOL |  |
| 2 | 101 | BRISTOL                  |  |

Notes:

| iel Page (csdsp@bristol.ac.uk) |       |
|--------------------------------|-------|
| ro. to Computer Architecture   | git#: |

## FSMs in Hardware (6)



- ▶ This *should* sound familar:
  - $\triangleright$  2<sup>n</sup> states, labelled  $S_0$  through  $S_{2^n-1}$ ; state  $S_i$  represented as (unsigned) n-bit integer i,
  - the start state is  $s = S_0$  and there are no accepting states (so  $A = \emptyset$ ),
  - the  $\delta$  function is

$$Q' \leftarrow \delta(Q, rst) = \left\{ \begin{array}{ll} Q+1 \pmod{2^n} & \text{if } rst = 0\\ 0 & \text{if } rst = 1 \end{array} \right.$$

• the  $\omega$  function is  $r \leftarrow \omega(Q) = Q$ .

© Daniel Page (csdsp@bristol.ac.uk Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



## FSMs in Hardware (7)

► To use the framework to solve a concrete problem, we follow a (fairly) standard sequence of steps

# Algorithm

- 1. Count the number of states required, and give each state an abstract label.
- 2. Describe the state transition and output functions using a tabular or diagrammatic approach.
- 3. Perform state assignment, i.e., decide how concrete values will represent the abstract labels, allocating appropriate register(s) to hold the state.
- 4. Express the functions  $\delta$  and  $\omega$  as (optimised) Boolean expressions, i.e., combinatorial logic.
- 5. Place the registers and combinatorial logic into the framework.

## noting that it's common to

- ▶ include a **reset** input that (re)initialises the FSM into the start state,
- replace the accepting state(s) with an **idle** or **error** state since "halting" doesn't make sense in hardware and
- use the FSM to control an associated data-path using the outputs, rather than (necessarily) solve some problem outright.



| Notes: |  |  |  |
|--------|--|--|--|
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |

#### FSMs in Hardware (8)

- ► The fact we do state assignment late on in the process is intentional; it allows us to optimise the representation based on what we do with it.
- 1. A **binary encoding** represents the *i*-th of *n* states as a ( $\lceil \log_2(n) \rceil$ )-bit unsigned integer *i*, e.g.,

 $\begin{array}{cccc} S_0 & \mapsto & \langle 0,0,0 \rangle \\ S_1 & \mapsto & \langle 1,0,0 \rangle \\ S_2 & \mapsto & \langle 0,1,0 \rangle \\ S_3 & \mapsto & \langle 1,1,0 \rangle \\ S_4 & \mapsto & \langle 0,0,1 \rangle \\ S_5 & \mapsto & \langle 1,0,1 \rangle \end{array}$ 

2. A **one-hot encoding** represents the *i*-th of *n* states as a sequence *X* st.  $X_i = 1$  and  $X_j = 0$  for  $j \neq i$ , e.g.,

 $\begin{array}{cccc} S_0 & \mapsto & \langle 1,0,0,0,0,0,0 \rangle \\ S_1 & \mapsto & \langle 0,1,0,0,0,0,0 \rangle \\ S_2 & \mapsto & \langle 0,0,1,0,0,0 \rangle \\ S_3 & \mapsto & \langle 0,0,0,1,0,0 \rangle \\ S_4 & \mapsto & \langle 0,0,0,0,1,0 \rangle \\ S_5 & \mapsto & \langle 0,0,0,0,0,1,1 \rangle \end{array}$ 

noting that we have a larger state (i.e., n bits instead of  $\lceil \log_2(n) \rceil$ ), but

- transition between states is easier, and
- switching behaviour (and hence power consumption) is reduced.

© Daniel Page (csdsp@bristol.ac.u Intro. to Computer Architecture

t # 3b6f641 @ 2018-01-09



Examples (1)

A modulo 6 ascending counter

#### Question

Design an FSM that acts as a cyclic counter modulo n (rather than  $2^n$  as before). If n = 6 for example, we want a component whose output r steps through values

with the modular reduction representing control behaviour (versus the uncontrolled counter that was cyclic by default).

| Notes: |  |  |
|--------|--|--|
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
| Notes: |  |  |

#### Examples (2) A modulo 6 ascending counter

| Algorithm (tabular)                                                                                                                                                                                          | Algorithm (diagram)                                                                                                                          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| $\begin{array}{ c c c c c }\hline & \delta & \omega \\ \hline Q & Q' & r \\ \hline S_0 & S_1 & 0 \\ S_1 & S_2 & 1 \\ S_2 & S_3 & 2 \\ S_3 & S_4 & 3 \\ S_4 & S_5 & 4 \\ S_5 & S_0 & 5 \\ \hline \end{array}$ | $\begin{array}{c} \text{start} \\ \downarrow \\ \downarrow \\ S_0 \\ \downarrow \\ \downarrow \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ $ |

© Daniel Page (csdsp@bristol.ac.uk)
Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09

University of BRISTOL

Notes:

Notes:

#### Examples (3) A modulo 6 ascending counter

- ▶ To implement the design via the framework, we need a state assignment step:
  - ► There are 6 abstract labels

$$\begin{array}{cccc} S_0 & \mapsto & 0 \\ S_1 & \mapsto & 1 \\ S_2 & \mapsto & 2 \\ S_3 & \mapsto & 3 \\ S_4 & \mapsto & 4 \\ S_5 & \mapsto & 5 \end{array}$$

representing the integers  $0, 1, \dots, 5$ .

Since  $2^3 = 8 > 6$ , we can represent them using 6 concrete values, namely

$$\begin{array}{ccccc} S_0 & \mapsto & \langle 0,0,0 \rangle & \equiv & 000_{(2)} \\ S_1 & \mapsto & \langle 1,0,0 \rangle & \equiv & 001_{(2)} \\ S_2 & \mapsto & \langle 0,1,0 \rangle & \equiv & 010_{(2)} \\ S_3 & \mapsto & \langle 1,1,0 \rangle & \equiv & 011_{(2)} \\ S_4 & \mapsto & \langle 0,0,1 \rangle & \equiv & 100_{(2)} \\ S_5 & \mapsto & \langle 1,0,1 \rangle & \equiv & 101_{(2)} \end{array}$$

and capture

1. 
$$Q = \langle Q_0, Q_1, Q_2 \rangle \equiv$$
 the current state  
2.  $Q' = \langle Q'_0, Q'_1, Q'_2 \rangle \equiv$  the next state

in a 3-bit register (i.e., via 3 latches or flip-flops).

© We Ui © W R

## Algorithm (truth table)

Rewriting the abstract labels yields the following concrete truth table

|       |       |       |        | δ      |        |       | ω     |       |
|-------|-------|-------|--------|--------|--------|-------|-------|-------|
| $Q_2$ | $Q_1$ | $Q_0$ | $Q_2'$ | $Q'_1$ | $Q'_0$ | $r_2$ | $r_1$ | $r_0$ |
| 0     | 0     | 0     | 0      | 0      | 1      | 0     | 0     | 0     |
| 0     | 0     | 1     | 0      | 1      | 0      | 0     | 0     | 1     |
| 0     | 1     | 0     | 0      | 1      | 1      | 0     | 1     | 0     |
| 0     | 1     | 1     | 1      | 0      | 0      | 0     | 1     | 1     |
| 1     | 0     | 0     | 1      | 0      | 1      | 1     | 0     | 0     |
| 1     | 0     | 1     | 0      | 0      | 0      | 1     | 0     | 1     |
| 1     | 1     | 0     | ?      | ?      | ?      | ?     | ?     | ?     |
| 1     | 1     | 1     | ?      | ?      | ?      | ?     | ?     | ?     |

noting that our state assignment means r = Q, st.  $r = \omega(Q) = Q$  is basically just the identity function (so we'll ignore it).

© Daniel Page (csdsp@bristol.ac.uk Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



## Examples (5)

A modulo 6 ascending counter

## Circuit ( $\delta$ )

Translating the truth table into a set of Karnaugh maps

yields the following Boolean expressions for  $\delta$ :

$$Q_2' = \begin{pmatrix} & & Q_1 & \wedge & Q_0 & \end{pmatrix} \lor \\ \begin{pmatrix} & Q_2 & \wedge & & \neg Q_1 & \wedge & Q_0 & \end{pmatrix} \lor \\ O_2' = \begin{pmatrix} & \neg O_2 & \wedge & \neg O_1 & \wedge & O_0 & \end{pmatrix} \lor$$

$$Q_1' = \begin{pmatrix} & \neg Q_2 & \wedge & \neg Q_1 & \wedge & Q_0 \\ & & Q_1 & \wedge & \neg Q_0 \end{pmatrix} \vee$$

$$Q_0' = ( \qquad \qquad \neg Q_0 \qquad )$$

| Notes: |  |  |  |
|--------|--|--|--|
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |



## Question

Design an FSM that controls traffic lights at the intersection of two roads (a main road and an access road); it should

- 1. stop cars crashing into each other, so the behaviour should see
  - green on main road and red on access road, then
  - amber on main road and red on access road, then
  - red on main road and amber on access road, then
  - red on main road and green on access road, then
  - red on main road and amber on access road, then
  - amber on main road and red on access road,

and then cycle, and

2. allow an emergency stop button to force red on both main and access roads while pushed, then reset the system into an initial start state when released.



# Examples (7) A traffic light controller

| Algorithm (tabular) |                                                                                                          |                                          |                                                                                                          |       |       |          |       |       |       |   |
|---------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------|-------|-------|----------|-------|-------|-------|---|
|                     |                                                                                                          |                                          |                                                                                                          |       |       |          |       |       |       | 7 |
|                     |                                                                                                          | (                                        | )                                                                                                        |       |       | $\alpha$ | ,     |       |       |   |
|                     | Q                                                                                                        | Q                                        | )'                                                                                                       | $M_g$ | $M_a$ | $M_r$    | $A_g$ | $A_a$ | $A_r$ |   |
|                     |                                                                                                          | rst = 0                                  | rst = 1                                                                                                  |       |       |          |       |       |       |   |
|                     | $S_0$                                                                                                    | $S_1$                                    | $S_6$                                                                                                    | 1     | 0     | 0        | 0     | 0     | 1     | 1 |
|                     | $S_1$                                                                                                    | $S_2$                                    | $S_6$                                                                                                    | 0     | 1     | 0        | 0     | 0     | 1     |   |
|                     | $S_2$                                                                                                    | $S_3$                                    | $S_6$                                                                                                    | 0     | 0     | 1        | 0     | 1     | 0     |   |
|                     | $S_3$                                                                                                    | $S_4$                                    | $S_6$                                                                                                    | 0     | 0     | 1        | 1     | 0     | 0     |   |
|                     | $S_4$                                                                                                    | $S_5$                                    | $S_6$                                                                                                    | 0     | 0     | 1        | 0     | 1     | 0     |   |
|                     | S <sub>1</sub><br>S <sub>2</sub><br>S <sub>3</sub><br>S <sub>4</sub><br>S <sub>5</sub><br>S <sub>6</sub> | $S_2 \\ S_3 \\ S_4 \\ S_5 \\ S_0 \\ S_0$ | S <sub>6</sub> | 0     | 1     | 0        | 0     | 0     | 1     | ĺ |
|                     | $S_6$                                                                                                    | $S_0$                                    | $S_6$                                                                                                    | 0     | 0     | 1        | 0     | 0     | 1     | ĺ |



| lotes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

| Notes: |  |  |  |  |
|--------|--|--|--|--|
|        |  |  |  |  |
|        |  |  |  |  |
|        |  |  |  |  |
|        |  |  |  |  |
|        |  |  |  |  |
|        |  |  |  |  |
|        |  |  |  |  |
|        |  |  |  |  |
|        |  |  |  |  |
|        |  |  |  |  |
|        |  |  |  |  |
|        |  |  |  |  |
|        |  |  |  |  |
|        |  |  |  |  |
|        |  |  |  |  |
|        |  |  |  |  |
|        |  |  |  |  |
|        |  |  |  |  |

Examples (8)
A traffic light controller

## Algorithm (truth table)

Rewriting the abstract labels yields the following concrete truth table:

|     |       |       |       |        | δ      |        |       |       | ω     |       |       |       |
|-----|-------|-------|-------|--------|--------|--------|-------|-------|-------|-------|-------|-------|
| rst | $Q_2$ | $Q_1$ | $Q_0$ | $Q_2'$ | $Q_1'$ | $Q'_0$ | $M_g$ | $M_a$ | $M_r$ | $A_g$ | $A_a$ | $A_r$ |
| 0   | 0     | 0     | 0     | 0      | 0      | 1      | 1     | 0     | 0     | 0     | 0     | 1     |
| 0   | 0     | 0     | 1     | 0      | 1      | 0      | 0     | 1     | 0     | 0     | 0     | 1     |
| 0   | 0     | 1     | 0     | 0      | 1      | 1      | 0     | 0     | 1     | 0     | 1     | 0     |
| 0   | 0     | 1     | 1     | 1      | 0      | 0      | 0     | 0     | 1     | 1     | 0     | 0     |
| 0   | 1     | 0     | 0     | 1      | 0      | 1      | 0     | 0     | 1     | 0     | 1     | 0     |
| 0   | 1     | 0     | 1     | 0      | 0      | 0      | 0     | 1     | 0     | 0     | 0     | 1     |
| 0   | 1     | 1     | 0     | 0      | 0      | 0      | 0     | 0     | 1     | 0     | 0     | 1     |
| 0   | 1     | 1     | 1     | ?      | ?      | ?      | ?     | ?     | ?     | ?     | ?     | ?     |
| 1   | 0     | 0     | 0     | 1      | 1      | 0      | 1     | 0     | 0     | 0     | 0     | 1     |
| 1   | 0     | 0     | 1     | 1      | 1      | 0      | 0     | 1     | 0     | 0     | 0     | 1     |
| 1   | 0     | 1     | 0     | 1      | 1      | 0      | 0     | 0     | 1     | 0     | 1     | 0     |
| 1   | 0     | 1     | 1     | 1      | 1      | 0      | 0     | 0     | 1     | 1     | 0     | 0     |
| 1   | 1     | 0     | 0     | 1      | 1      | 0      | 0     | 0     | 1     | 0     | 1     | 0     |
| 1   | 1     | 0     | 1     | 1      | 1      | 0      | 0     | 1     | 0     | 0     | 0     | 1     |
| 1   | 1     | 1     | 0     | 1      | 1      | 0      | 0     | 0     | 1     | 0     | 0     | 1     |
| 1   | 1     | 1     | 1     | ?      | ?      | ?      | ?     | ?     | ?     | ?     | ?     | ?     |

© Daniel Page (csdsp@bristol.ac.) Intro. to Computer Architecture



Examples (9) A traffic light controller

# Circuit ( $\delta$ )

Translating the truth table into a set of Karnaugh maps







yields the following Boolean expressions for δ:

| Notes: |  |  |  |
|--------|--|--|--|
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |



#### Circuit ( $\omega$ )

Translating the truth table into a set of Karnaugh maps

yields the following Boolean expressions for  $\omega$ :

© Daniel Page (csdsp@bristol.ac.uk Intro. to Computer Architecture

it # 3b6f641 @ 2018-01-09



### Conclusions

## ► Take away points:

- 1. We've linked together theory and practice: FSMs are abstract computational models, but we've used them to solve concrete problems.
- 2. We've *only* used concepts in digital logic that we know how to construct right from the transistor-level; there is no "magic" going on behind the scenes.
- 3. Clearly the examples are limited, but a fundamentally similar framework can be used for more complex computational machines.

| Notes: |  |  |
|--------|--|--|
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |

| Notes: |
|--------|
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |

## Additional Reading

- ▶ Wikipedia: Finite State Machine (FSM)..url: http://en.wikipedia.org/wiki/Finite-state\_machine.
- D. Page. "Chapter 2: Basics of digital logic". In: A Practical Introduction to Computer Architecture. 1st ed. Springer-Verlag, 2009.
- M. Sipster. "Chapter 1: Regular languages". In: Introduction to the Theory of Computation. 2nd ed. Thomson Course Technology, 2006.

© Daniel Page (csdsp@bristol.ac.uk) Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



## References

- [1] Wikipedia: Finite State Machine (FSM). URL: http://en.wikipedia.org/wiki/Finite-state\_machine (see p. 45).
- [2] D. Page. "Chapter 2: Basics of digital logic". In: A Practical Introduction to Computer Architecture. 1st ed. Springer-Verlag, 2009 (see p. 45).
- [3] M. Sipster. "Chapter 1: Regular languages". In: Introduction to the Theory of Computation. 2nd ed. Thomson Course Technology, 2006 (see p. 45).

| Notes: |  |  |  |
|--------|--|--|--|
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
| Notes: |  |  |  |